查看: 291|回复: 0

ADI Reliability Handbook

[复制链接]
  • TA的每日心情

    2024-11-15 16:19
  • 签到天数: 3 天

    [LV.2]偶尔看看I

    292

    主题

    26

    回帖

    2978

    积分

    管理员

    积分
    2978
    发表于 2024-11-18 10:28:54 | 显示全部楼层 |阅读模式
    Introduction
    Electrical overstress (EOS) has historically been one of the leading causes of integrated circuit failures, regardless
    of the semiconductor manufacturer. In general terms, electrical overstress can be defined as any condition where
    one or more pins on an IC are subjected to current and/or voltage levels that exceed the Absolute Maximum Ratings
    per the IC data sheet. The result of an EOS event can range from no damage or degradation to the IC up to
    catastrophic damage where the IC is permanently non-functional. EOS covers a broad spectrum of events,
    including electrostatic discharge (ESD), latch-up, power-up/power-down transients, and excessive DC
    current/voltage levels. ESD is typically the most common form of EOS, and consequently it is the focus of much
    of this chapter.
    ADI recognizes the need to design ICs that are robust to all forms of EOS in order to maximize manufacturability
    and minimize customer failures. Over the past three decades, ADI has developed extensive expertise in designing
    ICs that are robust to EOS. In the 1970s, ICs were designed on relatively large geometry fabrication processes that
    inherently provided good robustness. Since the 1980s, as process geometries have shrunken, ADI has developed
    design rules and proprietary design techniques for providing adequate on-chip EOS protection. ADI holds many
    patents for novel on-chip EOS protection circuits for products on bipolar, bipolar-CMOS, and CMOS processes.




    本帖子中包含更多资源

    您需要 登录 才可以下载或查看,没有账号?立即注册

    ×
    您需要登录后才可以回帖 登录 | 立即注册

    本版积分规则

    友情链接:

    返回顶部 返回列表